# FPGA Design and Implementation of Cubehash16/32 - 256



By: Elchanan Schnaidman & Michael Eldin Supervisor: Mr. Uri Stroh

Project Carried Out at Jerusalem College of Technology (JCT)

Team number: xohw19-303

Video is available at:

https://www.youtube.com/watch?v=nfsf 5VdeM

#### 1. Introduction

CubeHash [1] is a cryptographic hash function submitted to the NIST hash function competition by Daniel J. Bernstein [2]. CubeHash has a 128-byte state, uses wide pipe construction, and is ARX based. Message blocks are XORed into the initial bits of a 128-byte state, which then goes through an r-round bijective transformation between blocks.

CubeHash has 5 parameters, a certain instance is denoted by CubeHashi+r/b+f-h

- i is the number of initial rounds
- r is the number of rounds per block
- b is the block size in bytes, defined for {1, 2, 3, ...128}
- f is the number of final rounds
- h- is the size of the hash output in bits, defined for {8, 16, 24, 32, ... 51}

In the original NIST submission, i and f was fixed to 10r. The obsolete notation CubeHashr/b-h indicates i and f being implicitly 10r

The strength of this function increases as b decreases towards 1, and as r increases.

However, there is a security versus time tradeoff. A more secure version will take longer to compute a hash value then a weakened version.

In this project, we have implemented CubeHash16/32-256.

As in many cases, one of the designers' main challenges is to carefully maintain balance between Timing considerations and Area considerations. This implementation demonstrates a fair combination of these two factors.

This implementation is combined of two boards, Basys 3 & Raspberry Pi Zero. The Basys 3 development board by Digilent, which is designed exclusively for Vivado Design Suite, featuring Xilinx Artix-7 FPGA architecture and is perfectly suited for students. The Raspberry Pi Zero which is affordable board to display the user interface.

The Basys 3 gets message from the user through Raspberry Pi Zero, encrypting it and send it back to the Raspberry Pi Zero so the user can see the results on the screen.

As it reasonable to do, the Basys 3 in our design is used for implementing the algorithm, and the Raspberry Pi Zero is used for dealing with user input & output operations.

## The project had several motives:

- 1. To get familiar with different aspects of FPGA design.
- 2. To get familiar with the unique Basys 3 devices architecture.
- 3. To develop a full practical system, which can be used for information security and digital signature.
- 4. To achieve communication between an FPGA board and an external software board.
- 5. To explore and experience some advantages of hardware design over software.

## 2. Design

Following is a brief description of the design. Additional details and explanation can be found in the corresponding source files.

<u>Platform</u>: The Basys 3 development board, Raspberry Pi Zero which connected with 22 jumper wires (as shown in the front-page picture).



Figure 1. Scheme made by Vivado

#### 2.1 Hardware

The source files were written in Verilog. Their names, structure and logic are reasonable and reveal their purpose.

Our source files include:

## 1) cubehash\_round:



One Cubehash round on the internal state.

### 2) controller\_FSM:



The FSM has 4 states: idle, round, waiting and fin. We decided to design it with one-hot encode. The main reasons for our decision are because in one-hot it's easy to detect illegal states, it allows the FSM to run at a faster clock than any other encoding. We're not worried about the number of flip-flops it requires because of the Artix-7 abundant flip-flops [3].

In addition, when some scenarios that are illogical happen – the FSM raises an error signal that turns on a LED.

As follows, a brief description of each state:

<u>idle</u>: At this state all the internal registers of the design are after reset, waiting for an event to start encryption.

round: At this state the rounds of the Cubehash are made.

As we chose on our implementation r = 16, the FSM stays on this state for 16 clock cycles because we implemented the Cubehash on iterative implementation.

<u>Waiting</u>: We had to deal with the external software slowness. The 16 rounds last 160ns and the design on the Artix-7 expect to receive another block or a signal that inform that it was the last block. But on 160ns the Raspberry Pi Zero barely passes a line on the code, so on this state a clock enable signal is raised and it freeze the registers that hold the output of the cubehash\_round and it won't continue to the input of cubehash\_round till it pass to other state.

fin: on this state the Cubehash enters to finalization process.

The finalization process requires a XOR and afterwards - 160 rounds. Also, this state rises a signal that indicates that the hashed message is ready to be transmitted – when it's ready.

## 3) **byte\_to\_256**:



Logic that gets the 256 bits block in 32 packages of 8 bit each, and concatenates it to a 256 bits array (32b as written on the spec).

## 4) hash256\_to\_byte:



Logic that gets 256 bits of Cubehash result (hashed message) and transmit it in 32 packages of 8 bit each and deals also with slowness of the Raspberry Pi Zero.

## 5) **out\_rst**:



Creates a stable signal which synchronizes between the resets of Basys 3 & Raspberry Pi Zero.

## 6) cubehash:



This module generates the rounds logic and puts flip-flops between the output of the round logic and its input (it puts also a little bit of logic gates and MUXs). In addition, at the end of encryption, it changes the hash to a little-endian format (as required on the spec).

## 6) **top\_level**:



Makes all the instantiations between the modules.

#### **Buttons & LEDs:**

The RESET <u>button</u> was placed in the center button of the Basys 3.

**Two** LEDs were designed to help the user/developer to know about scenarios happened with the Basys 3.

Firstly, there is the <u>LED</u> that indicates that the hash is ready and the whole hash process have been passed successfully [LD8].

Secondly, there is the <u>LED</u> that indicates that some error occurred during hash process and the hash process stopped in the middle without finishing [LD0].

#### 2.2 Software

The software uses python code which gets a message (plain text) from the user, padding it and transmit it to the Basys 3 board in packages of eight bit (Because the limitation of I/O ports in Basys 3 and Raspberry Pi Zero). At the end, it receives the encrypted message (cipher text) and displays the hashed message on the screen.

Our script includes some functions:

**Setup**: setups all the GPIOs in the Raspberry Pi Zero.

Pad: pads the message.

**Transmit**: Transmit the message (plain text) into Basys 3 in packages of 8 bit.

**Receive**: receives the encrypted message (cipher text) and concatenate it.

## 2.3 Design Reuse

The software program is in little - endian. It can be executed on any 32-bit or 64-bit processor with a Python compiler. The GPIO designed for Raspberry Pi, but except of this function, the functions were written in a way that they can be reused easily on other processor.

The hardware program is in little – endian. It doesn't depend on any special feature of the Basys 3 Artix-7 FPGA architecture, so it can be implemented in any FPGA device, given sufficient area and sufficient number of I/O's.

The connections between the Hardware (Basys 3) and Software (RPi Zero) are specified on the table below:

Note: The RPi Zero GPIO detailed below are BOARD numbers (not BCM)

| Basys 3                                                        | Raspberry Pi Zero GPIO                                  | Explanation                                                                       |
|----------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------|
| pmod JB1 (input)                                               | 5 (output)                                              | In enable signal – there are more blocks to send                                  |
| pmod JB2 (input)                                               | 7 (output)                                              | Start signal – notify Basys<br>3 that the first block was<br>sent                 |
| pmod JB3 (input)                                               | 11 (output)                                             | Load block to Basys 3<br>signal – pulse when<br>sending 8 bits (part of<br>block) |
| pmod JB4 (output)                                              | 38 (input)                                              | Big & stable pulse when<br>the reset button was<br>pressed                        |
| pmod JB7 (output)                                              | 36 (input)                                              | Load to RPi Zero – pulse<br>when sending 8 bits of<br>hashed message              |
| pmod JB10 (output)                                             | 40 (input)                                              | High when Basys 3 finished encryption process                                     |
| pmods [JA1, JA2, JA3,<br>JA4, JA7, JA8, JA9, JA10]<br>(output) | [26, 24, 22, 18, 16, 12,10, 8] (input), respectively    | Part (8 bits) of hashed message.                                                  |
| pmods [JC1, JC2, JC3,<br>JC4, JC7, JC8, JC9, JC10]<br>(input)  | [37, 35, 33, 31, 29, 23, 21, 19] (output), respectively | Part (8 bits) of message to encrypt (hash)                                        |

## 3. Results

The main challenge while implementing the design was building accurate and robust modules, which implement the algorithm without wasting area, and without wasting any clock cycles within the main algorithm module Cubehash or while transferring signals between Basys 3 and RPi0.

The all algorithm for an empty message in utopian world takes only 178 clock – cycles.

(1 clock to load the block + 16 clocks for rounds + 160 clocks for finalization + 1 clock to hash pass the registers of output = 178)



Figure 2. Verilog simulation (Mentor Graphics' ModelSim)

In figure 2 it's shown that the whole hash took 1780ns, since we use 10ns clock so the Cubehash took 178 clock cycles as we expected.

We used Vivado 2018.3 to implement this project on an Artix-7 FPGA device with sufficient number of I/O's (XC7A35TCPG236-1)

Some of the results we got:



Figure 3. Utilization made by Vivado



Figure 4. P&R and I/O planning made by Vivado

In figure 3 we can see that this implementation uses a small percentage and small amount of FFs and LUTs. In figure 4 we can see the way Vivado arranged the optimization design and the I/O that our chosen artix-7 has the I/O that we use. According to timing report provided by Vivado, the minimum slack between two flip-flops is 4.5 ns. We used internal Basys 3 clock (100 MHz). It means that our maximum frequency for the design is 181 MHz.

As shown and explained, our project uses low area with large frequency clock.

### 4. Conclusion

Every aspect of this project required a very steep learning curve on our part. As one of our goals was to enter the world of FPGA development without any prior knowledge or experience, some extensive self-education was in order. Luckily, in our day and age, the internet provides more than enough resources on every possible topic, and Xilinx itself has an abundance of user manuals, workshops, and tutorials (in a sometimes-overwhelming quantity), to guide us. Before diving into any relevant work, we had to first learn VERILOG, understand the work relations between the Basys 3 and Raspberry Pi Zero, the workflow and structure of Vivado, and how to use the tools they provide. We learned about creating our own IPs, and gradually became more comfortable with the tools at our disposal.

On the theoretical side, we learned about Cryptography, and found a vast new world with a large community, and countless academic papers on every imaginable topic – from various algorithms, to implementation methods (which are in a constant state of development and improvement) and more.

Due to time constraints (in the real-world, not on the FPGA), the steep learning curve and a lot of technical difficulties on the way, we weren't able to venture very far into this interesting world, but we hope to continue the development under more relaxed circumstances in the future.

Overall, we have succeeded to implement the algorithm in a simple elegant way, and create a relatively-low-area design that can fit into many FPGA devices, and enable use of digital signature even in limited resources environments. That was done while "keeping an eye" on the design timing and achieving a fair clock speed.

In this project, we created a platform which can serve as a starting point for future development.

The project can be endlessly expanded – from encrypting passwords, to improving the existing algorithms and creating new ones (e.g. implementing the software in C and/or use a faster micro-processor which will cause the program run much faster).

## 5. References

| [1 | 1 | Cı | ıh | ام | ha  | ςŀ | า | ٠ |
|----|---|----|----|----|-----|----|---|---|
| ĮΤ | J | C  | JU | C  | ΙIα | SI | ı | • |

https://en.wikipedia.org/wiki/CubeHash

[2] Spec:

https://cubehash.cr.yp.to/submission/spec.pdf

[3] One hot:

https://en.wikipedia.org/wiki/One-ho

[4] Project on GitHub:

https://github.com/michaeldin/cubehash

## **Appendix**

Full source code for user generated hardware, software and constraints

- 1. Verilog files
- 2. Python file
- 3. Constraints file (XDC)

## **Verilog files:**

#### cubehash.v:

```
this module generates inputs & outputs to the block that does one cunehash
in several times on the cubehash some XORs and freezing (freezing is
because the communication that we chose to
implement) should be done, and this module takes care of the logic that
does it.
* /
module cubehash(
                               // internal 100MHz clock
input clk,
input rst p,
                               // active high synchronous reset
input stop_process,
                               // this signal freeze all the design
                               // inform that a new block arrived to
input done,
the board
                               // inform to XOR the internal state
input xor fin,
(internal state is the 1024 bits that the cubehash is made of them)
                               // inform that the cubehash finished
input out en,
and should be transmitted outside the board
                               // when high it means that now was the
input start1,
first block
input in en,
                               // High when there are blocks to send
for encryption
// a led turns on when the hash is
output hash ready led,
ready
little endian but we want to display in big endian
the other board that cubehash finished
// this initial vector is a function of h,b and r - and was calculated in
advance
parameter [1023:0] iv =
1024'hea2bd4b4 ccd6f29f 63117e71 35481eae 22512d5b e5d94e63 7e624131 f4cc12
be c2d0b696 42af2070 d0720c35 3361da8c 28cceca4 8ef8ad83 4680ac00 40e5fbab
d89041c3 6107fbd5 6c859d41 f0b26679 09392549 5fa25603 65c892fd 93cb6285 2af
2b5ae 9e4b4e60 774abfdd 85254725 15815aeb 4ab6aad6 9cdaf8af d6032c0a;
reg [255:0] hash little endian;
// the flip-flops between output & input of module of one round
reg [1023:0] data out;
// current internal state
reg [1023:0] current state;
// signal that inform if to take the iv (at the beginning of cubehash) or
the result of round (not in the very beginning of cubehash)
reg iv rou;
```

```
wire [1023:0] state xored block;
reg [1023:0] mid state;
//logic that even when the input is not connected, the design won't receive
"Z".
reg start;
always @(posedge clk) begin
   if ( rst p == 1'b1)
      start <= 0;
   else if(in en ==1'b1)
      start <= start1;</pre>
end
// logic that decides if now it's the very beginning of cubehash or not
always @(*)
begin
   if(stop process == 1'b0 && start == 1'b1 && done == 1'b1)
      iv rou = 1'b1;
   else
      iv rou = 1'b0;
end
// XORs the new block with the internal state
assign state xored block = {mid state[1023-:256]^block, mid state[1023-
256:0]};
// MUXs that decides which 1024 bits to take
always @(*) begin
   if(iv rou == 1'b1)
       mid state = iv;
       mid state = round output;
end
always @(*) begin
   if(done == 1'b1)
       current state = state xored block;
   else
      current state = mid state;
end
// logic that enables the flip-flops just when is needed, otherwise the
states freeze
always @ (posedge clk) begin
   if(rst p == 1'b1)
       data out <= {1024{1'b0}};</pre>
   else if(stop process == 1'b0)
```

```
data out <= current state;</pre>
end
// logic that XORs the last word with 1 - when needed
always @(*) begin
       if(xor fin == 1'b1)
           round input = {data out[1023:1] , data out[0]^1'b1};
           round input = data out;
end
// flip-flops between this module to the module that transmit the hash,
they are loaded just when cubehash finished successfully
always @(posedge clk) begin
   if (rst p == 1'b1)
       hash little endian \leftarrow {255 {1'b0}};
   else if( out en == 1'b1)
       hash little endian <= data out[1023-:256];
end
// to display the result, we want to change to big endian format
genvar j;
for (j=0; j<256; j = j+32) begin
    assign hash big endian[j+:4]
                                     = hash little endian [(j+24)+:4];
    assign hash big endian[(j+4)+:4]
                                   = hash little endian[(j+28)+:4];
    assign hash big endian[(j+8)+:4] = hash little endian[(j+16)+:4];
    assign hash big endian [(j+12)+:4] = hash little endian [(j+20)+:4];
    assign hash big endian[(j+16)+:4] = hash little endian[(j+8)+:4];
    assign hash big endian [(j+20)+:4] = hash little endian [(j+12)+:4];
    assign hash big endian[(j+24)+:4] = hash little endian[j+:4];
    assign hash big endian[(j+28)+:4] = hash little endian[(j+4)+:4];
end
//logic that generates HIGH on pmods when the process has finished.
always @(posedge clk) begin
   if (rst p == 1'b1)
       level out en <= 1'b0;
   else
       level out en <= out en | level out en;
end
// another signal to drive it to leds also.
assign hash ready led = level out en;
endmodule
```

controller\_FSM.v:

```
/*
This module is probably the heart of the design.
At this module are specified the signals that run the cubehash.
this module contains the state machine with all the possible states in our
design.
Explanation about inputs:
       - internal 100MHz clock
rst p
       - active high synchronous reset
       - High when there are blocks to send for encryption
start1 - pulse when the first block had been transmitted
       - pulse when a block arrived to the board
Explanation about outputs:
stop process - high when the design waits to signal to determine what it
needs to do. this signal freeze all the design
               - high when an illogical scenario occurs
              - pulse when the design enters to finalization process. the
design needs to do a XOR before starting finalization
              - pulse when the hash is ready
out en
Explanation about the states:
idle
      - at this states the design is waiting for a trigger to start
cubehash
round - at this states the FSM generates 16 rounds
waiting - at this state the design waits for a trigger to decide what to do
next. at this state the whole logic freezes.
     - at this state the design enter to finalization process (XOR and
160 rounds).
* /
module controller FSM (
    input clk, rst p, in en, start1, done,
   output stop process, err, xor fin,
   output reg out en
);
parameter SIZE = 4;
parameter idle = 4'b0001, round = 4'b0010, waiting = 4'b0100, fin =4'b1000
; // one-hot encode
reg [SIZE-1:0] state, next state;
reg [3:0] cnt_16; // counts 16 rounds
reg [3:0] cnt 10; // counts 10 of 16 rounds for finalization (actually
counts 160 rounds)
```

```
//logic that even when the input is not connected, the design won't receive
"Z".
reg start;
always @(posedge clk) begin
   if ( rst p == 1'b1)
      start <= 0;
   else if(in en ==1'b1)
      start <= start1;</pre>
end
always @ (*)
begin : FSM COMBO
next state = 4'b00000;
case (state)
   idle : begin
              if (start == 1'b1 && in en == 1'b1 && done == 1'b1) // when
it occurs it triggers to start encrypting
                 next state = round;
              else
                 next state = idle;
          end
////
   round : begin
              if (cnt 16 == 15)
                                     // finished 16 rounds
             begin
                 if (in en == 1'b0)
                                      // finished 16 rounds and all
the blocks have successfully received
                    next state = fin;
                    next state = waiting;// finished 16 rounds and
there are more blocks to receive
              end
                                      // in the middle of 16 rounds
              else
                                     // in the middle of 16 rounds
                 if( done == 1'b0)
of current block and there is no new block (this is good)
                    next state = round; // continue with the rounds
                                      // in the middle of 16 rounds
                 else
for current state an a new block arrived (illogical scenario)
                    next state = idle; // stop cubehash and return to
idle
```

```
waiting : begin
                 arrived
                    next state = round;
                 else if(in en == 1'b1 && done == 1'b0) // should
arrive new block but it didn't arrive yet.
                    next state = waiting;
                 else if(in en == 1'b0 & done == 1'b0) // finished
receiving the message to encrypt
                    next state = fin;
                 else
                                                  // shouldn't
arrive block but somehow arrives a new block (illogical scenario).
                   next_state = idle;
                                                  // stop
cubehash and return to idle
             end
////
   fin:
         begin
                                        // finished 16 rounds
             if (cnt 16 == 15)
             begin
                                        // finished 10 times 16
                if (cnt 10 == 9)
rounds (160 rounds)
                    next state = idle;
                                       // end of successful
cubehash encryption
                                        // finished a 16 rounds
                else begin
cycle but didn't achieve yet 160 rounds
                    if (done == 1'b0)
                                       // no new block arrives
(this is good)
                       next state = fin; // continue with
finalization
                                        // at finalization and a
                    else
new block arrives (illogical scenario).
                       next state = idle;
                 end
             end
             else begin
                                        // in the middle of 16
cycle of 16 rounds
                 if (done == 1'b0)
                                        // no new block arrives
                    next state = fin;
                                        // continue with
finalization
                                        // at finalization and a
                 else
new block arrives (illogical scenario).
                    next state = idle;
                                       // stop cubehash and return
to idle
             end
          end
```

```
default : next state = idle;
 endcase
end
//-----Seq Logic-----
always @ (posedge clk)
   begin : FSM SEQ
      if (rst_p == 1'b1)
         state <= idle;
         state <= next state;</pre>
   end
// stop process is High when there is no enough information to know what to
assign stop process = ((state == round && in en == 1'b1 && cnt 16 == 15) ||
(state == waiting && done == 1'b0 && in en == 1'b1)) ? 1'b1 : 1'b0;
// err is High when an illogical scenario occurs
assign err = ((state == round && cnt 16 != 15 && done == 1'b1) || ( state
== fin && (cnt 16 != 15 || cnt 10 != 9) && done ==1'b1) ||(in en== 1'b0 &&
done== 1'b1)) ? 1'b1 : 1'b0;
// xor fin is high when finalization process is starting
assign xor fin = (state == fin && in en == 1'b0 & done == 1'b0 && cnt 10
==0 && cnt_16 == 0) ? 1'b1 : 1'b0;
// out en1 is high when cubehash is finished successfully
assign out en1 = (state == fin && cnt 10 == 9 && cnt 16 == 15) ? 1'b1:
1'b0;
// a signal that indicate whether cubehash has finished. it passed to other
blocks one clock after it really occurs because there is a delay of
// one clock cycle till the hash is loaded in the registers
 always @( posedge clk)
     if (rst p == 1'b1)
        out en <= 1'b0;
     else
        out en <= out en1;
// logic that counts 160 rounds (16*10 rounds)
always @ (posedge clk)
begin
      if (rst p == 1'b1)
      cnt_10 = 0;
else if (state == fin && cnt_16 == 15 && cnt_10 != 9)
         cnt 10 = cnt 10 + 1;
end
```

if (rst\_p == 1'b1)
 cnt\_16 = 0;
else if (state == round || state == fin)
 cnt 16 = cnt 16 + 1;

end

begin

#### endmodule

#### cubehash\_round.v:

```
this module does one round as specified on spec.
module cubehash round(
input [1023:0] Rin,
output [1023:0] Rout
);
// all the 10 steps
wire [31:0] PLUS1[0:15];
wire [31:0] ROT7[0:15];
wire [31:0] SWAP1[0:15];
wire [31:0] XOR1[0:15];
wire [31:0] SWAP2[0:15];
wire [31:0] PLUS2[0:15];
wire [31:0] ROT11[0:15];
wire [31:0] SWAP3[0:15];
wire [31:0] XOR2[0:15];
wire [31:0] SWAP4[0:15];
// when we use it as two-dimensional it's easier to understand what happens
on this module
wire [31:0] arr Rin [0:31];
wire [31:0] arr Rout [0:31];
genvar i;
for (i = 0; i < 32; i = i + 1)
    assign arr_Rin[i] = Rin[1023-32*i: 992 - 32*i];
//----- here the magic of the round
is happening
```

```
for (i = 0; i < 16; i = i + 1)
   assign PLUS1[i] = arr_Rin[i] + arr_Rin[i + 16];
//2
for (i = 0; i < 16; i = i + 1)
    assign ROT7[i] = \{ arr Rin[i][24:0], arr Rin[i][31:25] \};
//3
for (i = 0; i < 8; i = i + 1) begin
   assign SWAP1[i] = ROT7[i+8];
   assign SWAP1[i + 8] = ROT7[i];
end
//4
for (i = 0; i < 16; i = i + 1)
   assign XOR1[i] = PLUS1[i] ^ SWAP1[i];
//5
for (i = 0; i < 2; i = i + 1) begin
   assign SWAP2[i] = PLUS1[i+2];
   assign SWAP2[i+2] = PLUS1[i];
   assign SWAP2[i+4] = PLUS1[i+6];
   assign SWAP2[i+6] = PLUS1[i+4];
   assign SWAP2[i+8] = PLUS1[i+10];
   assign SWAP2[i+10] = PLUS1[i+8];
   assign SWAP2[i+12] = PLUS1[i+14];
   assign SWAP2[i+14] = PLUS1[i+12];
end
//6
for (i = 0; i < 16; i = i + 1)
   assign PLUS2[i] = XOR1[i] + SWAP2[i];
//7
for (i = 0; i < 16; i = i + 1)
   assign ROT11[i] = {XOR1[i][20:0], XOR1[i][31:21]};
//8
for (i = 0; i < 4; i = i + 1) begin
   assign SWAP3[i] = ROT11[i + 4];
   assign SWAP3[i + 4] = ROT11[i];
   assign SWAP3[i + 8] = ROT11[i + 12];
   assign SWAP3[i + 12] = ROT11[i + 8];
end
//9
for (i = 0; i < 16; i = i + 1)
   assign XOR2[i] = SWAP3[i] ^ PLUS2[i];
//10
for (i = 0; i < 8; i = i + 1) begin
   assign SWAP4[i*2] = PLUS2[i*2+1];
   assign SWAP4[i*2+1] = PLUS2[i*2];
end
//----- here the magic of the round
is done
// receiving the results
for (i = 0; i < 16; i = i+1) begin
```

```
assign arr_Rout[i] = XOR2[i];
assign arr_Rout[i+16] = SWAP4[i];
end

// one dimensional array because the it's easier like this for the rest of the code
for (i = 0; i < 32; i = i + 1)
assign Rout[1023-32*i: 992 - 32*i] = arr_Rout[i];</pre>
```

#### endmodule

#### byte\_to\_256.v:

```
This module receives 32 times 8 bits from input pins and concatenate it to
256 block to do encryption.
when it finishes receiving, transmit a pulse (done) that confirm that the
block is ready to encrypt
module byte to 256(
  input in_en,
                 // High when there are more blocks to send for
encryption
           // internal 100MHz clock
  input clk,
  pins
  output reg [255:0] block,//concatenated 32 - 8 bits
  );
```

```
reg [4:0] adrs;
reg msb adrs;
reg [255:0] tmp block;
wire tc;
wire load en, load block;
reg r1, r2, r3 ,r4;
wire done en;
reg [7:0] part block;
reg load;
Because the Raspberry Pi Zero pulses are not exact with their length and
not reliable,
we made logic that detects positive edges and do an internal - clock width
- pulse and reliable.
always @(posedge clk) begin // logic that avoids Z state on inputs.
    if ( rst p == 1'b1)
        load <= 0;
    else if(in_en == 1'b1)
        load <= load1;</pre>
end
always @(posedge clk) begin // logic that does a copy of load delayed one
and 2 cycles
    if ( rst p == 1'b1) begin
        r3 <= 1'b0;
        r4 <= 1'b0;
    end
    else if(in en == 1'b1) begin
        r3 <= load;
        r4 <= r3;
    end
end
assign load en = load & !r3; // pulse of load
always @(posedge clk) begin // load registers when the pins are loaded
with the information.
    if ( rst p == 1'b1)
        part block <= 0;</pre>
    else if(load en == 1'b1)
        part block <= part block1;
end
assign load block = r3 & !r4; // delayed pulse of load
always @ (posedge clk) begin
    if (rst p == 1'b1) begin // logic that concatenates 32 - 8 bits to a 32
bytes block array
        adrs <= 6'h00;
        tmp block \leq \{255\{1'b0\}\};
```

```
end
    else if (load block == 1'b1) begin // load block
        tmp block[248 - 8*adrs+:8] <= part block;</pre>
        adrs <= adrs +1;
                                             // each new 8 bits the address
proceed in one
    end
end
always @(posedge clk) begin // logic that send the new block when the whole
block arrived
    if (rst_p == 1'b1)
       block <= \{255\{1'b0\}\};
    else if(done en ==1'b1)
       block <= tmp block;</pre>
    end
// below there is a logic that sends the done signal a clock delayed after
it enters to registers
always @(posedge clk) begin
    if (rst_p == 1'b1)
       msb adrs <= 1'b0;
    else if(load en == 1'b1)
            msb adrs <= adrs[4];
end
assign tc = (msb adrs == 1'b1 && adrs == 5'b00000) ? 1'b1 : 1'b0;
always @(posedge clk) begin //change
    if (rst p == 1'b1) begin
        r1 <= 1'b0;
    end
    else begin
        r1 <=tc;
    end
end
assign done_en = !r1 && tc; //change
always @ (posedge clk) // sends done signal to other blocks
begin
    if(rst p == 1'b1)
        done <= 1'b0;
    else begin
        done <= done en;
    end
end
endmodule
top_level.v:
this module specifies the instantiation between all the modules.
```

we chose to do cubehash in iterative implementation, due consideration of optimization.

there is no need to faster implementation that uses more area because with our resources of external board, a faster implementation will not benefit

```
*/
module top level(
input clk,
                      // internal 100MHz clock
input rst p,
                      // active high synchronous reset - recommended from
a button
input in en,
                      // High when there are more blocks to send for
encryption
input [7:0] part block, // 8 bits as part of a block
                      // when high- new 8 bits had been loaded to pins
input load,
                      // pulse when the first block had been transmitted
input start,
output level out en,
                      // a stable constant signal that inform the other
board that cubehash finished
output err,
                     // high when an illogical scenario occurs
output [7:0] part hash, // 8 bits of the 256 bits hashed message
output load rpi0, // High when needs to inform Rpi Zero to read the
pins of 8 bits of hashed message
output level_fall_rst, // stable pulse of RESET
);
wire [1023:0] round input, round output;
wire [255:0] hash;
wire [255:0] block;
wire stop process;
wire done;
wire xor fin;
wire out en;
cubehash round instan1(
.Rin(round input),
.Rout (round output)
);
controller FSM instan2(
.clk(clk),
.rst_p(rst p),
.in en(in en),
.start1(start),
.done (done),
.out en (out en),
.xor fin (xor fin),
.stop process(stop process),
.err(err)
);
```

```
byte to 256 instan3(
.rst p(rst p),
.clk(clk),
.part_block1(part_block),
.load1(load),
.block(block),
.done (done),
.in en(in en)
);
out rst instan4(
.clk(clk),
.rst p(rst p),
.level fall rst(level fall rst)
hash256 to byte instan5(
.rst p(rst p),
.clk(clk),
.hash (hash),
.out en (out en),
.part_hash(part_hash),
.load_rpi0(load_rpi0)
);
cubehash instan6(
.clk(clk),
.rst p(rst p),
.round_input(round_input),
.round output (round output),
.hash big endian(hash),
.stop_process(stop_process),
.done(done),
.xor fin(xor fin),
.out en,
.block (block),
.hash ready led(hash ready led),
.level out en (level out en),
.in en(in en),
.start1(start)
);
```

#### endmodule

#### hash256\_to\_byte.v:

/\*

At this module when the hash is ready - 32 registers are loaded with the 32 bytes of the hash and each clock enable the information continue to next register till all the bits had been transmitted.

```
according to our experiments, the optimal pulse for the Raspberry Pi Zero
load signal is 20ms,
less than this it won't notice the pulse
module hash256 to byte(
    input rst p,
                            // active high synchronous reset
                            // internal 100MHz clock
    input clk,
                            // hashed message to transmit
    input [255:0] hash,
                            // when High start transmitting
    input out en,
    output [7:0] part_hash, // 8 bits of the 256 bits hashed message
    output load rpi0 // High when needs to inform Rpi Zero to read the
pins of 8 bits of hashed message
    );
reg [21:0] cnt22bit;
                       // counts the time load rpi0 is high and low
wire clk en;
                        // proceeding the hashed message on the 32
registers
reg level out en;
                      // High when the hashed message is ready.
// declaration of 32 registers of hashed message
reg [7:0] hash div0;
reg [7:0] hash div1;
reg [7:0] hash div2;
reg [7:0] hash div3;
reg [7:0] hash div4;
reg [7:0] hash div5;
reg [7:0] hash div6;
reg [7:0] hash div7;
reg [7:0] hash div8;
reg [7:0] hash div9;
reg [7:0] hash div10;
reg [7:0] hash div11;
reg [7:0] hash div12;
reg [7:0] hash div13;
reg [7:0] hash div14;
reg [7:0] hash div15;
reg [7:0] hash div16;
reg [7:0] hash div17;
reg [7:0] hash div18;
reg [7:0] hash div19;
reg [7:0] hash div20;
reg [7:0] hash div21;
reg [7:0] hash div22;
reg [7:0] hash div23;
reg [7:0] hash div24;
reg [7:0] hash div25;
reg [7:0] hash div26;
reg [7:0] hash div27;
reg [7:0] hash div28;
reg [7:0] hash div29;
reg [7:0] hash div30;
reg [7:0] hash div31;
// to facilitate writing the hashed message will be on two-dimensional
array 32*8
wire [7:0] arr hash [0:31];
```

```
reg [4:0] cnt 32; // counts 32 pulses of clk en
wire finish transmitting;
// a small FSM to control the sending information process
parameter SIZE = 2;
parameter idle = 2'b01, send bytes = 2'b10;
//----Internal Variables-----
                   state ;// Seq part of the FSM
next_state ;// combo part of FSM
reg [SIZE-1:0] state
reg
   [SIZE-1:0]
always @ (*)
begin : FSM_COMBO_SEND
   next state = \frac{2}{b00};
   case(state)
idle :
      if (out en == 1'b1)
         next state = send_bytes;
      else
         next state = idle;
send bytes :
      if (finish transmitting == 1'b0)
         next state = send bytes;
      else
         next state = idle;
default : next state = idle;
   endcase
end
always @ (posedge clk)
begin : FSM SEQ SEND
 if (rst p == 1'b1) begin
   state <= idle;
 end else begin
   state <= next state;</pre>
 end
end
// wiring the hashed message in two - dimensional array
genvar i;
for (i = 0; i < 32; i = i + 1)
```

```
assign arr hash[i] = hash[255-8*i: 248 - 8*i];
// logic that generates a 22 bits counter, starting when the hash is ready
always @ (posedge clk) begin
    if(rst p == 1'b1)
        cnt22bit <= 0;
    else if(level out en == 1'b1 && state == send bytes)
        cnt22bit <= cnt22bit + 1;</pre>
end
//logic that generates a pulse when new 8 bits should load to the pins of
Basys 3 (load rpi0 will be high also)
assign clk en = (cnt22bit == 22'h3ffffff && cnt 32 != 5'h1f) ? 1'b1 : 1'b0;
// logic that creates a delayed pulse when the hash is ready (one clock
after it's ready)
reg r1;
wire r2;
always @ (posedge clk) begin
    if(rst_p == 1'b1)
        r1 <= 1'b0;
    else
        r1 <= level out en ;
end
assign r2 = level out en & !r1; // r2 will be High for one clock just
after one clock the hash is ready.
always @ (posedge clk) begin
    if (rst p == 1'b1) begin  // reset the 32 registers
        hash div0 <= 8'h00;
        hash div1 <= 8'h00;
        hash div2 <= 8'h00;
        hash div3 <= 8'h00;
        hash div4 <= 8'h00;
        hash_div5 <= 8'h00;
        hash div6 <= 8'h00;
        hash_div7 <= 8'h00;
        hash div8 <= 8'h00;
        hash div9 <= 8'h00;
        hash div10 <= 8'h00;
        hash div11 <= 8'h00;
        hash div12 <= 8'h00;
        hash_div13 <= 8'h00;
hash_div14 <= 8'h00;
        hash_div15 <= 8'h00;
hash_div16 <= 8'h00;
hash_div17 <= 8'h00;
```

```
hash div18 <= 8'h00;
                               hash div19 <= 8'h00;
                               hash div20 <= 8'h00;
                               hash div21 <= 8'h00;
                              hash_div21 <= 8'h00;
hash_div22 <= 8'h00;
hash_div23 <= 8'h00;
hash_div24 <= 8'h00;
hash_div25 <= 8'h00;
hash_div26 <= 8'h00;
hash_div27 <= 8'h00;
hash_div28 <= 8'h00;
hash_div29 <= 8'h00;
hash_div30 <= 8'h00;
hash_div31 <= 8'h00;
                                hash div31 <= 8'h00;
                end
                else if(out en == 1'b1 || r2 == 1'b1) begin // initialize them with
the hash

      hash_div0
      =
      arr_hash[0];

      hash_div1
      =
      arr_hash[1];

      hash_div2
      =
      arr_hash[2];

      hash_div3
      =
      arr_hash[3];

      hash_div4
      =
      arr_hash[4];

      hash_div5
      =
      arr_hash[5];

      hash_div6
      =
      arr_hash[6];

      hash_div6
      =
      arr_hash[7];

      hash_div8
      =
      arr_hash[8];

      hash_div9
      =
      arr_hash[10];

      hash_div10
      =
      arr_hash[11];

      hash_div11
      =
      arr_hash[12];

      hash_div12
      =
      arr_hash[13];

      hash_div13
      =
      arr_hash[14];

      hash_div14
      =
      arr_hash[15];

      hash_div15
      =
      arr_hash[16];

      hash_div16
      =
      arr_hash[17];

      hash_div21
      =
      arr_hash[20];

      hash_div20
      =
      arr_hash[20];

      hash_div21
      =
      arr_hash[21];

      hash_div24
      =
      arr_hash[26];

      hash_div25
      =
      arr_hash[26];

      hash_div26
      =
                               hash div0 <=
                                                                                                        arr hash[0] ;
                               hash_div1 <=
                                                                                                         arr hash[1] ;
                end
                else if(clk en == 1'b1 && state == send bytes) begin // move content
to next reg when clk en has pulse
                                hash div0
                                                                               <= hash div1</pre>
                                                                                                                                                ;
                               hash_div1 <= hash_div2
hash_div2 <= hash_div3
hash_div3 <= hash_div4
                                                                                                                                                ;
                                                                                                                                                ;
```

```
hash div4 <= hash div5
             hash_div4 <= hash_div5 ;
hash_div5 <= hash_div6 ;
hash_div6 <= hash_div7 ;
hash_div7 <= hash_div8 ;
hash_div8 <= hash_div9 ;
hash_div10 <= hash_div11 ;
hash_div11 <= hash_div12 ;
hash_div12 <= hash_div13 ;
hash_div13 <= hash_div14 ;
hash_div15 <= hash_div15 ;
hash_div16 <= hash_div16 ;
hash_div17 <= hash_div17 ;
hash_div18 <= hash_div18 ;
hash_div20 <= hash_div20 ;
hash_div20 <= hash_div21 ;
hash_div21 <= hash_div22 ;
hash_div22 <= hash_div23 ;
hash_div24 <= hash_div25 ;
hash_div25 <= hash_div26 ;
hash_div27 <= hash_div27 ;
hash_div28 <= hash_div29 ;
hash_div29 <= hash_div29 ;
hash_div20 <= hash_div20 ;
hash_div21 <= hash_div20 ;
hash_div21 <= hash_div21 ;
hash_div22 <= hash_div22 ;
hash_div24 <= hash_div25 ;
hash_div25 <= hash_div26 ;
hash_div27 <= hash_div28 ;
hash_div29 <= hash_div30 ;
hash_div30 <= hash_div31 ;
               hash div5 <= hash div6
               hash div29 <= hash div30 ;
               hash div30 <= hash div31 ;
       end
end
assign part hash = hash div0; // the 8 bits that need to be transmitted
are always on the last register.
// logic that generates a pulse when the data is ready to be transmitted
with 50% duty cycle.
/* always @ (posedge clk) begin
        if(rst p == 1'b1)
               load rpi0 <= 0;</pre>
       else if(cnt22bit <=8'h7f && state == send bytes) //change</pre>
               load_rpi0 <= 1'b1;
       else
               load rpi0 <= 1'b0;</pre>
end */
assign load rpi0 = (state == idle) ? 1'b0 : !cnt22bit[21];
// logic that counts 32 bytes of hash
always @ (posedge clk) begin
       if(rst p == 1'b1)
               cnt 32 <= 0;
       else if(clk en == 1'b1 && state == send bytes)
               cnt 32 <= cnt 32 + 1;
end
```

```
// a flag that inform the FSM that all the data had been transmitted
assign finish transmitting = (cnt22bit == 22'h3ffffff && cnt 32 == 5'h1f) ?
1'b1 : 1'b0;
always @ (posedge clk) begin
    if(rst p == 1'b1)
       level out en <= 1'b0;</pre>
       level out en <= out en | level out en;</pre>
end
endmodule
out_rst.v:
we made tests and we found out that if we want that a signal will pass
the jumper wires and the Raspberry Pi Zero will notice them,
they should be stable for relatively long time.
At this module we send this kind of signal when RESET button is pressed,
send a stable signal and ignore bouncing
* /
module out rst (
                      // internal 100MHz clock
input clk,
input rst p,
                      // active high synchronous reset
output level fall rst // stable pulse of RESET
);
reg [12:0] cntr fall; // large counter for sufficient time
always @(posedge clk) begin
    if (rst p == 1'b1)
       cntr fall <= 0;
    else if(cntr fall < 13'h1fff)</pre>
       cntr fall <= cntr fall + 1;</pre>
end
assign level fall rst = (cntr fall != 13'h1fff) ? 1'b1 : 1'b0; // High till
the counter achieves is Max value.
```

**Python file:** (we kindly do <u>not</u> recommend to use this version due python language is sensitive to indentation, and "copy & paste" may change indentation and perhaps it won't work. We recommend to use the Run\_Cubehash.py file directly.)

```
import binascii
import time
import RPi.GPIO as GPIO
GPIO.setmode (GPIO.BOARD)
##############
# GPIO
part hash = [8, 10, 12, 16, 18, 22, 24, 26] # part of cubehash result
load hash = 36 # indicate to read part hash
part_msg = [19, 21, 23, 29, 31, 33, 35, 37] # part of message
in en = 5 # indicates that there are blocks to send
start = 7 # indicates that the first block was sent
load = 11 # load message
done = 40 # indicates that the encryption process is done
level rst = 38 # steady signal of reset
block = 256 # Block size
cipher = ['']*256
def setup(): #setups and reset the pins.
    GPIO.setup(part msg, GPIO.OUT)
    GPIO.setup(load, GPIO.OUT)
    GPIO.setup(start, GPIO.OUT)
    GPIO.setup(in_en, GPIO.OUT)
    GPIO.setup(done, GPIO.IN)
    GPIO.setup(level rst, GPIO.IN)
    GPIO.setup(part hash, GPIO.IN)
    GPIO.setup(load_hash, GPIO.IN)
    GPIO.output (part msg, GPIO.LOW)
    GPIO.output(in en, GPIO.LOW)
        GPIO.output(start, GPIO.LOW)
        GPIO.output (load, GPIO.LOW)
def recieve(): # recieve the result of cubehash
    for i in range(32):
        if GPIO.input(load hash) == 1:
            for j in range (8):
                cipher[j+i*8] = GPIO.input(part hash[j])
            while GPIO.input(load hash) == 1:
```

```
pass
            if i != 31:
                while GPIO.input(load hash) == 0:
                    pass
    return map(str, cipher)
def pad(msg): # padding the message
    if msg != "":
        if msg[0] == "0" or msg[0] == "1" or msg[0] == "2" or msg[0] == "3"
or msg[0] == "4" or msg[0] == "5" or msg[0] == "6" or msg[0] == "7" or
msg[0] == "8" or msg[0] == "9":
            msg = bin(int(binascii.hexlify(msg), 16)) #convert ASCII to
binary.
            msg = msg.replace("b", "0") # terminating parasitic "b". (we
know it's in binary!)
        else:
            msg = bin(int(binascii.hexlify(msg), 16)) #convert ASCII to
binary.
                        msg = msg.replace("b", "") # terminating parasitic
"b". (we know it's in binary!)
    tail = block - (len(msg)%block)
    if tail != 256:
        msg = msg + '1'
        for i in range(tail - 1):
           msg = msg + '0'
    else:
        msg = msg + '1'
        for i in range (255):
            msg = msg + '0'
    return msg
def endian (msg, blocks): # makes the message in little endian format
    tmp msg = ['']*256
    msg = list(msg)
    for j in range(blocks):
        for i in range(256*j, 256 + 256*j, 32):
            tmp msg[i % 256: (i + 8) % 256: 1] = msg[i+24: i + 32: 1]
            tmp msg[(i + 8) % 256: (i + 16) % 256: 1] = msg[i + 16: i + 24:
1]
            tmp msg[(i + 16) % 256: (i + 24) % 256: 1] = msg[i + 8: i + 16:
11
            tmp msg[(i + 24) % 256: (i + 32) % 256: 1] = msg[i: i + 8: 1]
                msg[256*j: 256 + 256*j:1] = tmp msg[0:256:1]
    return map(int, msg)
def transmit (msg, blocks): # Transmit the message in packages of 8 bits
    GPIO.output (in en, GPIO.HIGH)
    for j in range(blocks):
        for i in range (256*j, 248 + 256*j, 8):
            for P in range (8):
                GPIO.output(part msg[P], msg[i+P])
            GPIO.output(load, GPIO.HIGH)
            GPIO.output(load, GPIO.LOW)
```

```
if j == 0:
            GPIO.output(start, GPIO.HIGH)
        for i in range (248 + 256*j, 256 + 256*j):
            GPIO.output(part_msg[i%8], msg[i])
        GPIO.output(load, GPIO.HIGH)
        GPIO.output (load, GPIO.LOW)
        GPIO.output(start, GPIO.LOW)
   GPIO.output(in en, GPIO.LOW)
def main():
    setup()
    msg = raw input('\n' "enter a message: ")
    msg = pad(msg)
    blocks = len(msg)/block
    msg = endian(msg, blocks)
    print '\n', "Please press on the center button of the Basys 3 "
    GPIO.wait for edge(level rst, GPIO.RISING)
    time.sleep(1)
    transmit(msg, blocks)
    if GPIO.input(done) == 1:
        cipher = recieve()
        hex cipher = ['']*64
        for i in range (64):
                    hex cipher[i] = hex(int("".join(cipher[\frac{4*i}{4}: \frac{4}{4} + \frac{4*i}{4}:
1]), 2))
        final answer = "".join(hex cipher)
        final answer = final answer.replace("0x", "")
        print '\n', '\n', "The cipher text is: ", '\n', final answer,
        GPIO.output (part msg, GPIO.LOW)
        GPIO.cleanup()
main()
```

## **XDC** file:

```
## Clock CONNECTED TO INTERNAL CLOCK
##clk
set property PACKAGE PIN W5 [get ports clk]
set property IOSTANDARD LVCMOS33 [get ports clk]
create clock -period 10.000 -name clk -waveform {0.000 5.000} [get ports
clkl
#### RESET CONNECTED TO BUTTON CENTER ####
set property PACKAGE PIN U18 [get ports rst p]
set property IOSTANDARD LVCMOS33 [get ports rst p]
###############
# INPUT DELAY #
###############
set input delay -clock clk -add delay 0.000 [get ports part block*]
set_input_delay -clock clk -add_delay 0.000 [get_ports rst_p]
set_input_delay -clock clk -add_delay 0.000 [get_ports in_en]
set_input_delay -clock clk -add_delay 0.000 [get_ports start]
set input delay -clock clk -add delay 0.000 [get ports load]
################
# OUTPUT DELAY #
##################
set_output_delay -clock clk -add_delay 0.000 [get_ports level_out_en]
set_output_delay -clock clk -add_delay 0.000 [get_ports part_hash*]
set_output_delay -clock clk -add_delay 0.000 [get_ports err]
set_output_delay -clock clk -add_delay 0.000 [get_ports level_fall_rst]
set_output_delay -clock clk -add_delay 0.000 [get_ports load_rpi0]
set output delay -clock clk -add delay 0.000 [get ports hash ready led]
#### PMODs CONNENCTED TO PMOD C ####
## INPUT
##JC1
set property PACKAGE PIN K17 [get ports {part block[0]}]
set property IOSTANDARD LVCMOS33 [get ports {part block[0]}]
set property PACKAGE PIN M18 [get ports {part block[1]}]
set property IOSTANDARD LVCMOS33 [get ports {part block[1]}]
set property PACKAGE PIN N17 [get ports {part block[2]}]
set property IOSTANDARD LVCMOS33 [get ports {part block[2]}]
set property PACKAGE PIN P18 [get ports {part block[3]}]
set property IOSTANDARD LVCMOS33 [get ports {part block[3]}]
set property PACKAGE PIN L17 [get ports {part block[4]}]
set property IOSTANDARD LVCMOS33 [get ports {part block[4]}]
set property PACKAGE PIN M19 [get ports {part block[5]}]
```

```
set property IOSTANDARD LVCMOS33 [get ports {part block[5]}]
set property PACKAGE PIN P17 [get ports {part block[6]}]
set property IOSTANDARD LVCMOS33 [get ports {part block[6]}]
set property PACKAGE PIN R18 [get ports {part block[7]}]
set property IOSTANDARD LVCMOS33 [get ports {part block[7]}]
#### PMODs CONNENCTED TO PMOD B ####
##INPUT
##JB1
set property PACKAGE PIN A14 [get ports in en]
set property IOSTANDARD LVCMOS33 [get ports in en]
##JB2
set property PACKAGE PIN A16 [get ports start]
set property IOSTANDARD LVCMOS33 [get ports start]
##JB3
set property PACKAGE PIN B15 [get ports load]
set property IOSTANDARD LVCMOS33 [get ports load]
##OUTPUT
##JB10
set property PACKAGE PIN C16 [get ports level out en]
set property IOSTANDARD LVCMOS33 [get ports level out en]
set_property PACKAGE PIN B16 [get ports level fall rst]
set property IOSTANDARD LVCMOS33 [get ports level fall rst]
set property PACKAGE PIN A15 [get ports load rpi0]
set property IOSTANDARD LVCMOS33 [get ports load rpi0]
#### PMODs CONNENCTED TO PMOD A ####
##OUTPUT
##JA1
set property PACKAGE_PIN J1 [get_ports {part_hash[0]}]
set property IOSTANDARD LVCMOS33 [get ports {part hash[0]}]
set property PACKAGE_PIN L2 [get_ports {part_hash[1]}]
set property IOSTANDARD LVCMOS33 [get ports {part hash[1]}]
set property PACKAGE_PIN J2 [get_ports {part_hash[2]}]
set property IOSTANDARD LVCMOS33 [get ports {part hash[2]}]
set property PACKAGE_PIN G2 [get_ports {part_hash[3]}]
set_property IOSTANDARD LVCMOS33 [get_ports {part_hash[3]}]
set property PACKAGE_PIN H1 [get_ports {part_hash[4]}]
set property IOSTANDARD LVCMOS33 [get ports {part hash[4]}]
set_property PACKAGE_PIN K2 [get_ports {part_hash[5]}]
set property IOSTANDARD LVCMOS33 [get ports {part hash[5]}]
set property PACKAGE PIN H2 [get ports {part hash[6]}]
```

```
set_property IOSTANDARD LVCMOS33 [get_ports {part_hash[6]}]
##JA10
set_property PACKAGE_PIN G3 [get_ports {part_hash[7]}]
set_property IOSTANDARD LVCMOS33 [get_ports {part_hash[7]}]
#### ERROR indicator connected to led LDO ####
set_property PACKAGE_PIN U16 [get_ports err]
set_property IOSTANDARD LVCMOS33 [get_ports err]
```

#### finish hashing indicator led LD8 ####

set\_property PACKAGE\_PIN V13 [get\_ports hash\_ready\_led]
set\_property IOSTANDARD LVCMOS33 [get\_ports hash\_ready\_led]